Closed

Pilot line on advanced Packaging and Heterogenous Integration

HORIZON JU Research and Innovation Actions

Basic Information

Identifier
HORIZON-JU-Chips-2023-RIA-CPL-3
Programme
Call for proposals for Set-up, integration and process development
Programme Period
2021 - 2027
Status
Closed (31094503)
Opening Date
February 1, 2024
Deadline
February 29, 2024
Deadline Model
single-stage
Budget
€70,000,000
Min Grant Amount
Max Grant Amount
€70,000,000
Expected Number of Grants
1
Keywords
HORIZON-JU-Chips-2023-RIA-CPL-3HORIZON-JU-Chips-2023-RIA-CPL

Description

Scope:

With the entry into force of the Chips Act on 21 September 2023, the Chips for Europe Initiative (‘Initiative’) has been established.

Under this Initiative Chips JU is launching this Call to enhance existing and develop new advanced pilot lines across the Union to enable development and deployment of cutting-edge semiconductor technologies and next-generation semiconductors.

Eligibility & Conditions

General conditions

General conditions

1. Admissibility conditions: described in the Amended Chips JU Work Programme 2023 

Page limits and layout: described in the Amended Chips JU Work Programme 2023 

2. Eligible countries: described in the Amended Chips JU Work Programme 2023 

 

3. Other eligibility conditions: described in the Amended Chips JU Work Programme 2023 

4. Financial and operational capacity and exclusion: described in the Amended Chips JU Work Programme 2023 

  • Award criteria, scoring and thresholds 

  • Submission and evaluation processes 

  • Indicative timeline for evaluation and grant agreement

6. Legal and financial set-up of the grants: described in the Amended Chips JU Work Programme 2023

 

Specific conditions

7. Specific conditions: described in the Amended Chips JU Work Programme 2023 

 

Support & Resources

 

For help related to this call, please contact: the Chips JU Calls Team @ [email protected]

Online Manual is your guide on the procedures from proposal submission to managing your grant.

Horizon Europe Programme Guide contains the detailed guidance to the structure, budget and political priorities of Horizon Europe.

Funding & Tenders Portal FAQ – find the answers to most frequently asked questions on submission of proposals, evaluation and grant management.

Research Enquiry Service – ask questions about any aspect of European research in general and the EU Research Framework Programmes in particular.

National Contact Points (NCPs) – get guidance, practical information and assistance on participation in Horizon Europe. There are also NCPs in many non-EU and non-associated countries (‘third-countries’).

Enterprise Europe Network – contact your EEN national contact for advice to businesses with special focus on SMEs. The support includes guidance on the EU research funding.

IT Helpdesk – contact the Funding & Tenders Portal IT helpdesk for questions such as forgotten passwords, access rights and roles, technical aspects of submission of proposals, etc.

European IPR Helpdesk assists you on intellectual property issues.

CEN-CENELEC Research Helpdesk and ETSI Research Helpdesk – the European Standards Organisations advise you how to tackle standardisation in your project proposal.  

The European Charter for Researchers and the Code of Conduct for their recruitment – consult the general principles and requirements specifying the roles, responsibilities and entitlements of researchers, employers and funders of researchers.

Partner Search Services help you find a partner organisation for your proposal.

 

Latest Updates

Last Changed: February 29, 2024

REMINDER Call Deadline and Submissions:

The Deadline for submission is today 29 February 2024 at 17:00 Brussels time.

IMPORTANT : Only proposals submitted in each of the three interrelated calls will be eligible for evaluation

Last Changed: February 26, 2024

File Size increase:

Please be informed that the file size has been increased to 50MB for the Part B Submission

Last Changed: February 20, 2024

Page limit:

Please note that there are no page limits for the application but the consortia are encouraged to limit the narrative part of the application to 200 pages excluding the tables that are expected.

Last Changed: February 1, 2024
The submission session is now available for: HORIZON-JU-Chips-2023-RIA-CPL-2(HORIZON-JU-RIA), HORIZON-JU-Chips-2023-RIA-CPL-4(HORIZON-JU-RIA), HORIZON-JU-Chips-2023-RIA-CPL-3(HORIZON-JU-RIA), HORIZON-JU-Chips-2023-RIA-CPL-1(HORIZON-JU-RIA)
Last Changed: December 1, 2023

The pilot line shall provide a platform for chiplet integration.

• This platform shall enable 2.5D and 3D heterogeneous integration for multiple core technologies (CMOS, Opto/RF) and devices (MEMS, Opto). It should enable chiplet integration of advanced nodes from external sources. As an important technology basis, fan-out and fan-in wafer level packaging should be developed for the different integration concepts. In the same way, through-x via and interposer technologies should be developed for the materials of interest. Those include silicon, glass, silicon carbide, polymers. Besides the latter materials, III-V materials should be part of the mix to enable interfaces with RF and photonics functions. And to enable a varied integration mix, diverse bonding technologies should be developed as building blocks as relevant, e.g. micro-solder-bump bonding, wafer-wafer-bonding, die-to-wafer-bonding and hybrid Cu-Cu bonding for extreme pad-pitches below 0.5 μm.

• The packaging technologies shall address the 200mm and 300mm wafer platforms since both are relevant for modern components. Where relevant, it is expected that the pilot line provides capacity for large scale organic interposer technology as panel integration as well.

• The developed technologies shall provide interfacing capability to semiconductor device integration. This means that different interface concepts and technologies should be developed for:

• RF and in particular millimetre-wave and beyond

• Advanced photonic functionalities, including integrated photonics

• Direct integration of sensors and MEMS solving the specific constraints of mechanical and thermal stresses

• Integration of novel energy-efficient non-volatile memory technologies

• Integration of novel functionalities with power electronic components

• System design is becoming an inherent component of advanced packaging. System technology co-optimization methodologies and tools should be developed through the pilot line to ensure they serve a holistic implementation of chiplet architectures through the system development flow (chiplet to system) where the package is an integral part of the system functionality. This comprehensive end-to-end design flow and methodology for chiplet-based advanced heterogeneous system integration will implement the Design-for-Testability, -Manufacturing, -Reliability, -Security methodologies as and where relevant. Those are essential enablers to ensure that the developed design and process flows are transferable to industrial environments and will be made available to a large community in cooperation with the design platform.

• Characterization, test and reliability are becoming increasingly complex when integrating multiple functional chiplets in a single package. Therefore, novel test concepts and technologies for function-, quality- and yield- optimization should be developed. This must inter alia cover non-destructive 3D imaging and defect metrology, improved electrical fault isolation, high-throughput destructive characterisation to isolate and study defects.

• This should be complemented by methods to fight against counterfeits, a growing concern while moving to chiplet-based systems.

• To increase the reliability of systems in the field, built-in self-test methodologies and functionalities should be proposed, and their integration developed.

The access policy from the different stakeholders to the pilot line should be defined in the proposal according to fair and non-discriminatory principles.

During the whole duration of the pilot line, the hosting entity and other partners should provide training to any European partner interested in designing devices based on the pilot line technology in order to use the full benefits of this technology, as well as for students for up- and re-skilling in order to attract new talents in the European semiconductor industry.

Collaborations: The proposed pilot line must facilitate the collaboration with other pilot lines, with design platforms and competence centres to allow contributions from other stakeholders that develop a strong expertise in a specific domain related to the topics of this pilot line.

Pilot line on advanced Packaging and Heterogenous Integration | Grantalist